### Lecture – 19

### м

### **Memory Hierarchy**

- A memory hierarchy consists of multiple levels of memory with different speeds and sizes.
- The faster memories are more expensive per bit than the slower memories and thus smaller.
- Three technologies used in building memory hierarchies:
  - 1. DRAM (Main memory)
  - 2. SRAM (Cache)
  - 3. Magnetic disk (Hard disk)

# The Basic Structure of Memory Hierarchy

| Speed   | CPU    | Size     | Cost (\$/bit) | Current<br>Technology |
|---------|--------|----------|---------------|-----------------------|
| Fastest | Memory | Smallest | Highest       | SRAM                  |
|         | Memory |          |               | DRAM                  |
| Slowest | Memory | Biggest  | Lowest        | Magnetic Disk         |

### **Memory Hierarchy**

| Memory<br>Technology | Typical Access Time        | \$ Per GB in<br>2008 |
|----------------------|----------------------------|----------------------|
| SRAM                 | 0.5 – 2.5 ns               | 2000 – 5000          |
| DRAM                 | 50 – 70 ns                 | 20 – 75              |
| Magnetic Disk        | 5,000,000 - 20,000,000  ns | 0.20 - 2             |

The goal is to provide the user with as much memory as is available in the cheapest technology, while providing access at the speed offered by the fastest memory.

### **Two level Hierarchy**



### ×

### **Terminology**

#### Block:

The minimum amount of information that can be either present or not present in the two level hierarchy.

#### Hit:

Data requested by the processor appears in some block in the upper level.

#### Miss:

Data requested by the processor is not present in the upper level.

#### Hit rate / Hit ratio:

The fraction of memory accesses found in the upper level.

#### Miss rate:

The fraction of memory accesses not found in the upper level. (1-Hit rate)



### **Terminology**

#### Hit Time:

The time needed to access a level of the memory hierarchy, including the time required to determine whether the access is a hit or a miss.

#### Miss Penalty:

The time to replace a block in the upper level with the corresponding block from the lower level, plus the time to deliver this block to the processor.

### м

### **Principle of Locality**

It states that program access a relatively small portion of their address space at any instant of time.

#### Temporal Locality:

If an item is referenced, it will tend to be referenced again soon.

#### Spatial Locality:

If an item is referenced, items whose addresses are close by will tend to be referenced soon.

### **Memory Hierarchy**



#### Cache

It refers to the level of memory hierarchy between the processor and main memory.

| $X_4$            |
|------------------|
| X <sub>1</sub>   |
| $X_{n-2}$        |
|                  |
| X <sub>n-1</sub> |
| X <sub>2</sub>   |
|                  |
| X <sub>3</sub>   |

| X <sub>4</sub>   |
|------------------|
| X <sub>1</sub>   |
| X <sub>n-2</sub> |
|                  |
| X <sub>n-1</sub> |
| X <sub>2</sub>   |
| X <sub>n</sub>   |
| X <sub>3</sub>   |

a. Before the reference to  $X_n$  b. After the reference to  $X_n$ 

### М

### **Direct Mapped Cache**

- A cache structure in which each memory location is mapped to exactly one location in the cache.
- Assign cache location based on the address of the word in the memory.
- Mapping:
  - (Block address) modulo (Number of cache blocks in the cache).
- Can accessed directly with the lower order bits.
- Each cache location can contain the contents of a number of different memory locations.

### **A Direct Mapped Cache**



### **Tag and Valid Bit**

- A field contains the address information required to identify whether a word in the cache corresponds to the requested word.
- It indicates that the associated block contains valid data.

### **Accessing A Cache**

| Decimal address<br>of reference | Binary address<br>of reference | Hit or miss<br>in cache | Assigned cache block (where found or placed) |
|---------------------------------|--------------------------------|-------------------------|----------------------------------------------|
| 22                              | 10110 <sub>two</sub>           | miss (7.6b)             | $(10110_{two} \mod 8) = 110_{two}$           |
| 26                              | 11010 <sub>two</sub>           | miss (7.6c)             | $(11010_{two} \mod 8) = 010_{two}$           |
| 22                              | 10110 <sub>two</sub>           | hit                     | $(10110_{two} \mod 8) = 110_{two}$           |
| 26                              | 11010 <sub>two</sub>           | hit                     | $(11010_{two} \mod 8) = 010_{two}$           |
| 16                              | 10000 <sub>two</sub>           | miss (7.6d)             | $(10000_{two} \mod 8) = 000_{two}$           |
| 3                               | 00011 <sub>two</sub>           | miss (7.6e)             | $(00011_{two} \mod 8) = 011_{two}$           |
| 16                              | 10000 <sub>two</sub>           | hit                     | $(10000_{two} \mod 8) = 000_{two}$           |
| 18                              | 10010 <sub>two</sub>           | miss (7.6f)             | $(10010_{two} \mod 8) = 010_{two}$           |

### **Accessing A Cache**

| Index | V | Tag | Data |
|-------|---|-----|------|
| 000   | N |     |      |
| 001   | N |     |      |
| 010   | N |     |      |
| 011   | N |     |      |
| 100   | N |     |      |
| 101   | N |     |      |
| 110   | N |     |      |
| 111   | N |     |      |

| a. T | The | initial | state | of | the | cache | after | power-on |
|------|-----|---------|-------|----|-----|-------|-------|----------|
|------|-----|---------|-------|----|-----|-------|-------|----------|

| Index | V | Tag               | Diata                            |
|-------|---|-------------------|----------------------------------|
| 000   | N |                   |                                  |
| 001   | N |                   |                                  |
| 010   | Y | 11 <sub>two</sub> | Memory (11010 <sub>two</sub> )   |
| 011   | N |                   |                                  |
| 100   | N |                   |                                  |
| 101   | N |                   |                                  |
| 110   | Υ | 10 <sub>two</sub> | Memorlly (10110 <sub>two</sub> ) |
| 111   | N |                   |                                  |

c. After handling a miss of address (11010<sub>two</sub>)

| Index | V | Tag               | Data                          |
|-------|---|-------------------|-------------------------------|
| 000   | N |                   |                               |
| 001   | N |                   |                               |
| 010   | N |                   |                               |
| 011   | N |                   |                               |
| 100   | N |                   |                               |
| 101   | N |                   |                               |
| 110   | Y | 10 <sub>two</sub> | Memory(10110 <sub>two</sub> ) |
| 111   | N |                   |                               |

b. After handling a miss of address (10110 $_{\mathrm{two}}$ )

| Index | V | Tag               | Data                           |
|-------|---|-------------------|--------------------------------|
| 000   | Y | 10 <sub>two</sub> | Memory (10000 <sub>two</sub> ) |
| 001   | N |                   |                                |
| 010   | Υ | 11 <sub>two</sub> | Memory (11010 <sub>two</sub> ) |
| 011   | N |                   |                                |
| 100   | N |                   |                                |
| 101   | N |                   |                                |
| 110   | Υ | 10 <sub>two</sub> | Memory (10110 <sub>two</sub> ) |
| 111   | N |                   |                                |

d. After handling a miss of address (10000<sub>two</sub>)

### **Accessing A Cache**

| Index | V | Tag               | Data                           |
|-------|---|-------------------|--------------------------------|
| 000   | Y | 10 <sub>two</sub> | Memory (10000 <sub>two</sub> ) |
| 001   | N |                   |                                |
| 010   | Y | 11 <sub>two</sub> | Memory (11010 <sub>two</sub> ) |
| 011   | Y | 00 <sub>two</sub> | Memory (00011 <sub>two</sub> ) |
| 100   | N |                   |                                |
| 101   | N |                   |                                |
| 110   | Y | 10 <sub>two</sub> | Memory (10110 <sub>two</sub> ) |
| 111   | N |                   |                                |

| Index | V | Tag               | Data                           |
|-------|---|-------------------|--------------------------------|
| 000   | Y | 10 <sub>two</sub> | Memory (10000 <sub>two</sub> ) |
| 001   | N |                   |                                |
| 010   | Y | 10 <sub>two</sub> | Memory (10010 <sub>two</sub> ) |
| 011   | Y | 00 <sub>two</sub> | Memory (00011 <sub>two</sub> ) |
| 100   | N |                   |                                |
| 101   | N |                   |                                |
| 110   | Y | 10 <sub>two</sub> | Memory (10110 <sub>two</sub> ) |
| 111   | N |                   |                                |

e. After handling a miss of address (00011 $_{\rm two}$ )

f. After handling a miss of address ( $10010_{two}$ )

### Referencing a Cache Block



### **Cache Size**

- The total number of bits needed for a cache is a function of the cache size and the address size.
- Let address = 32 bits
  Cache size = 2<sup>n</sup> blocks with 2<sup>m</sup> words.
  Tag size = 32 (n+m+2)

#### Bits in a Cache

How many total bits are required for a direct-mapped cache with 16 KB of data and 4 word blocks, assuming a 32 bit address?

Data size = 16 KB = 4 K words =  $2^{12}$  words.

Block size = 4 words ( $2^2$ ).

Cache Entries = 2<sup>10</sup> blocks

Block size =  $4 \times 32 = 128$  bits.

Tag = 32-10-2-2 = 18 bits.

Valid bit = 1 bit

Total Cache size =  $2^{10} \times (128+18+1) = 147$ Kbits = 18.4 KB

### **Effect of Larger Blocks**

- Increasing the block size usually decreases the miss rate.
- But the miss rate increases if the block size becomes too large.
  - 1. The number of blocks in the cache will be small.
  - 2. A block will be bumped out of the cache before many of it's words are accessed.
- Increasing the block size will increase the cost of miss.



## Improving Miss Penalty due to Larger Block

#### Early Restart:

Restart execution as soon as the requested word from a block is available.

#### Requested Word First / Critical Word First:

Requested word is delivered first and then the rest of the block is delivered.